tag 标签: virtex

相关博文
  • 热度 21
    2011-11-23 17:56
    1752 次阅读|
    0 个评论
    In the "Holy Crap What's Next?" department, Xilinx recently launched a new FPGA. Yawn, right? Well, this device is pretty amazing. Comprising 6.8 billion transistors, it offers 1,955,000 logic cells, which is equivalent to maybe 20m gates. There's 46,512 Kb of Block RAM on-board. Tons of I/O is included, like 36 serial transceivers each capable of running at 12.5Gb/second. Amazing fact number one: this high-end variant of Xilinx's 28nm Virtex-7 family includes 2,160 DSP slices, each of which looks like this:   ( From http://www.xilinx.com/support/documentation/user_guides/ug479_7Series_DSP48E1.pdf ) Figure on 1,590 GMAC/sec of processing in these slices. This puppy is a supercomputer on a chip. My friend Steve Leibson cites a demo of this part running 3600 nanoBlaze processors, for 180,000 MIPS at 20 watts. Wow! The back story is one of power reduction. Every time a signal goes between chips speed degrades and the I/O requires a hefty driver. Xilinx used a high-k metal gate technology to reduce leakage, which is hardly novel. But then we come to amazing fact number two: the part is actually four chips mounted on a passive silicon "interposer," which has four layers of metallization to interconnect the parts. The interposer removes the need for high-power I/O between parts while enhancing interchip communications speeds. The company claims a 5x speedup and 40% reduction in static power consumption. The interposer is built with 65 nm geometry, and enables 10,000 connections between the four "Super Logic Regions" (SLRs). Things are arranged like this:   From http://www.xilinx.com/support/documentation/white_papers/wp380_Stacked_Silicon_Interconnect_Technology.pdf Note that all four SLRs are on top of a single interposer, and the whole affair rides on the package itself. And what a package: 1925 solder balls, of which 1200 are user I/O, all in a 45 x 45 mm footprint. Power (excluding I/O) is about a volt, pretty typical for this kind of technology. The part has a 40 watt max rating, so figure on a heck of a power supply. And 56 decoupling capacitors are recommended. Everything about this part boggles the mind, including the configuration RAM that contains the user's "design" of the FPGA... which can require up to 450 million bits. They prefer not to quote a price to me, but I suspect it's on par with a new Toyota.  
相关资源
  • 所需E币: 3
    时间: 2020-1-3 18:59
    大小: 160.39KB
    上传者: rdg1993
    介绍一种基于ADSP21060和VirtexII的星载图像处理系统。分析了图像处理系统的功能和任务,给出了处理系统的硬件结果、FPGA的功能模块、DSP的软件框架和模块。通过地面原理样机开发,验证了系统设计的正确性和高效性。……
  • 所需E币: 5
    时间: 2020-1-4 12:44
    大小: 121.69KB
    上传者: 二不过三
    满足通信要求的新一代FPGA……
  • 所需E币: 3
    时间: 2020-1-4 12:44
    大小: 45.93KB
    上传者: rdg1993
    基于FPGA的内容可寻址存储器研究设计与应用……
  • 所需E币: 5
    时间: 2020-1-4 12:44
    大小: 162.07KB
    上传者: 微风DS
    XILINXVIRTEXFPGAsXILINXVIRTEXFPGAshttp://www.xilinx.com/products/platform/Virtex-IIPro(1.5V)Virtex-II(1.5V)Virtex-E(1.8V)V-EM(1.8V)XC2V1000XC2V1500……
  • 所需E币: 3
    时间: 2020-1-4 23:22
    大小: 345.48KB
    上传者: 二不过三
    利用JTAG配置和回读Virtex……
  • 所需E币: 4
    时间: 2019-12-24 23:25
    大小: 166.98KB
    上传者: givh79_163.com
    摘要:本文描述了如何利用安全存储器来完成身份识别功能,以实现对FPGA设计的保护。在完成身份识别特性的同时,还可实现软功能管理和电路板识别(IFF)功能。本文所涉及的FPGA均来自Xilinx,Inc.。利用1-Wire接口的SHA-1安全存储器实现XilinxFPGA的识别及防拷贝机制BernhardLinke,首席技术专家Dec26,2006摘要:本文描述了如何利用安全存储器来完成身份识别功能,以实现对FPGA设计的保护。在完成身份识别特性的同时,还可实现软功能管理和电路板识别(IFF)功能。本文所涉及的FPGA均来自Xilinx,Inc.。动机开发电子产品,包括嵌入式FPGA的配置代码,其成本是相当高的。因此应当防止未经授权的机构对这些设计和配置进行拷贝,以保护设计者的知识产权。有很多种方法能实现这样的保护功能。如在XilinxVirtex-II和Virtex-4这类的高端FPGA中,支持对配置数据流的加密操作。这样仅当FPGA中含有相同的密钥时,这些数据流才可以工作。但是这种加密的方法对更为广泛的、对成本很敏感的应用场合来说不甚合适。因此,这里利用另一种可行的身份识别法来防止意外拷贝。这种方法对所有FPGA家族都适用,包括低端的XilinxSpartan-3和Spartan-6FPGA。前提在身份识别的概念中,要求FPGA的设计者实现与一个安全存储器通讯的功能以进行认证工作。图1是实现该设计的一个简化原理图。图1.Maxim的1-Wire存储器件为FPGA提供安全控制和保护的简化框图安全存储芯片需满足下列要求:包含用于芯片内部操作的密钥,该密钥对外界不可见。包含一个唯一的不可改变的识别号。可用该识别号来计算一个与设备绑定的密钥。能够进行包含密钥、随机数(用做质询机制)、唯一识别号及附加数据(常数)在内的HASH运算。为了满足应用所需的安全性,该HASH算法应满足:不可逆―要使从一个HASH结果逆推出与之相关的输入数据在……
  • 所需E币: 3
    时间: 2019-12-24 21:47
    大小: 61.15KB
    上传者: 238112554_qq
    XAPP228-Virtex器件内的四端口存储器ApplicationNote:Virtex,Spartan-II,Spartan-IIE,Virtex-E,Virtex-II,Virtex-IIProFamiliesRQuad-PortMemoriesinVirtexDevicesAuthor:NickSawyerandMarcDefossezXAPP228(v1.0)September24,2002SummaryThisapplicationnotedescribeshowtheexistingdual-portblockmemoriesintheSpartan-IIandVirtexfamiliescanbeusedasQuad-Portmemories.Thisessentiallyinvolvesadataaccesstime(halved)versusfunctionality(doubled)trade-off.Theoverallbandwidth……
  • 所需E币: 5
    时间: 2020-1-14 19:15
    大小: 126.24KB
    上传者: 978461154_qq
    介绍Virtex结构的资料,新手看看吧,介绍Virtex结构的资料,新手看看吧……
  • 所需E币: 5
    时间: 2020-1-14 19:50
    大小: 1.85MB
    上传者: 238112554_qq
    VirtexIIproFPGA开发板原理图上传1,VirtexIIproFPGA开发板原理图上传2……
  • 所需E币: 4
    时间: 2020-1-15 09:35
    大小: 194.32KB
    上传者: givh79_163.com
    [分享]【来一套VIRTEXIIBOARD的完整原理...,[分享]【来一套VIRTEXIIBOARD的完整原理图】……