资料
  • 资料
  • 专题
【应用笔记】Cyclone II的DDR2 SDRAM示例(Cyclone II DDR2 SDRAM Demonstration)
推荐星级:
时间:2019-12-24
大小:174.51KB
阅读数:287
上传用户:978461154_qq
查看他发布的资源
下载次数
0
所需E币
4
ebi
新用户注册即送 300 E币
更多E币赚取方法,请查看
close
资料介绍
【应用笔记】Cyclone II的DDR2 SDRAM示例(Cyclone II DDR2 SDRAM Demonstration) 本应用笔记描述了一个在Altera的Cyclone II EP2C35 DSP开发板上实现167MHz DDR2 SDRAM的示例。 This application note describes a 167-MHz DDR2 SDRAM demonstration on an Altera® Cyclone™ II EP2C35 DSP Development Board. The Altera Cyclone II EP2C35 DSP development board provides a lowcost hardware platform for developing high performance DSP designs based on Altera Cyclone II FPGA devices and interfaces to a DDR2 SDRAM. This application note describes how to run a pregenerated Quartus® II project that demonstrates a DDR2 SDRAM interface operating at 167 MHz. This application note also details how to modify the demonstration project, and how the demonstration was created so you can create a custom DDR2 interface. Cyclone II DDR2 SDRAM Demonstration April 2005, ver 1.0 Application Note 383 Introduction This application note describes a 167-MHz DDR2 SDRAM demonstration on an Altera Cyclone II EP2C35 DSP Development Board. The Altera Cyclone II EP2C35 DSP development board provides a low- cost hardware platform for developing high performance DSP designs based on Altera Cyclone II FPGA devices and interfaces to a DDR2 SDRAM. This application note describes how to run a pregenerated ……
版权说明:本资料由用户提供并上传,仅用于学习交流;若内容存在侵权,请进行举报,或 联系我们 删除。
PARTNER CONTENT
相关评论 (下载后评价送E币 我要评论)
没有更多评论了
  • 可能感兴趣
  • 关注本资料的网友还下载了
  • 技术白皮书