资料
  • 资料
  • 专题
【应用笔记】AN367:在Stratix II器件中实现PLL重配置(AN 367: Implementing PLL Reconfiguration in Stratix II Devices)
推荐星级:
时间:2019-12-24
大小:717.14KB
阅读数:232
上传用户:238112554_qq
查看他发布的资源
下载次数
0
所需E币
4
ebi
新用户注册即送 300 E币
更多E币赚取方法,请查看
close
资料介绍
【应用笔记】AN367:在Stratix II器件中实现PLL重配置(AN 367: Implementing PLL Reconfiguration in Stratix II Devices) 锁相环(Phase-locked loops,PLLs)使用几个分频计数器和不同的压控振荡器(voltage-controlled oscillator,VCO)相位节拍,来实现频率综合和相移。 Phase-locked loops (PLLs) use several divide counters and different voltage-controlled oscillator (VCO) phase taps to perform frequency synthesis and phase shifts. In Stratix® II enhanced and fast PLLs, you can reconfigure both the counter settings and phaseshift the PLL output clock in real time. You can also change the charge pump and loop filter components, which dynamically affects the PLL bandwidth. You can use these PLL components to update the output clock frequency, PLL bandwidth, and phaseshift in real time, without reconfiguring the entire FPGA. AN 367: Implementing PLL Reconfiguration in Stratix II Devices May 2009 AN-367-2.1 Introduction Phase-locked loops (PLLs) use several divide counters and different voltage-controlled oscillator (VCO) phase taps to perform frequency synthesis and phase shifts. In Stratix II enhanced and fast PLLs, you can reconfigure both the counter settings and phaseshift the PLL output clock in real time. You can also change the charge pump and loop f……
版权说明:本资料由用户提供并上传,仅用于学习交流;若内容存在侵权,请进行举报,或 联系我们 删除。
PARTNER CONTENT
相关评论 (下载后评价送E币 我要评论)
没有更多评论了
  • 可能感兴趣
  • 关注本资料的网友还下载了
  • 技术白皮书