资料
  • 资料
  • 专题
【应用笔记】理解Stratix II器件的PLL时序(Understanding PLL Timing for Stratix II Devices)
推荐星级:
时间:2019-12-24
大小:1.08MB
阅读数:250
上传用户:978461154_qq
查看他发布的资源
下载次数
0
所需E币
5
ebi
新用户注册即送 300 E币
更多E币赚取方法,请查看
close
资料介绍
【应用笔记】理解Stratix II器件的PLL时序(Understanding PLL Timing for Stratix II Devices) Stratix II器件有多达12个的PLL,可以为片上时钟管理、外部系统时钟管理以及高速I/O接口,提供强健的时钟管理和综合。 Stratix® II devices have up to 12 phase-locked loops (PLLs) that provide robust clock management and synthesis for on-chip clock management, external system clock management, and high-speed I/O interfaces. The Stratix II PLL is highly versatile and can be used as a zero delay buffer, jitter attenuator, low skew fan-out buffer, and as a frequency synthesizer. To take advantage of the numerous features and capabilities provided by the Stratix II PLLs, a full understanding of all reports and analysis performed by the Quartus® II Timing Analyzer is necessary. This application note provides details, examples, and guidelines on how to read and understand the various Timing Analysis reports relating to PLLs, and how the analysis is performed by the Timing Analyzer. This application note is applicable to designs that target Stratix II devices using the Quartus II software version 5.1 and earlier. Understanding PLL Timing for Stratix II Devices March 2006, ver. 1.0 Application Note 411 Introduction Stratix II devices have up to 12 phase-locked loops (PLLs) that provide robust clock management and synthesis for on-chip clock management, external system clock management, and high-speed I/O interfaces. The Stratix II PLL is highly versatile and can be used as a zero delay buffer, jitter attenuator, low skew fan-out buffer, and as a frequency synthesizer. To take advantage of the numerous……
版权说明:本资料由用户提供并上传,仅用于学习交流;若内容存在侵权,请进行举报,或 联系我们 删除。
PARTNER CONTENT
相关评论 (下载后评价送E币 我要评论)
没有更多评论了
  • 可能感兴趣
  • 关注本资料的网友还下载了
  • 技术白皮书