资料
  • 资料
  • 专题
PCB Breakout Routing for High-Density Serial Channel Designs Beyond 10 Gbps
推荐星级:
时间:2019-12-24
大小:1.51MB
阅读数:337
上传用户:givh79_163.com
查看他发布的资源
下载次数
0
所需E币
5
ebi
新用户注册即送 300 E币
更多E币赚取方法,请查看
close
资料介绍
PCB Breakout Routing for High-Density Serial Channel Designs Beyond 10 Gbps Altera® Stratix V® FPGAs offer up to 66 transceiver channels per device for fast data rates to meet increasing system bandwidth demands. As a result of the high transceiver count, board designers may find it difficult to route all the channels while keeping control of the board cost. This application note compares several serial channel breakout routing techniques to help you meet 10 Gbps to 28 Gbps data rate channel performance while balancing the performance versus cost trade-offs. Specifically, the channel breakout underneath the ball-grid array (BGA) has an impact on the board signal integrity and cost. This application note discusses how to appropriately design the channel breakout in the BGA via field region while reducing PCB cost. Detailed layout design examples and simulation results are presented to compare the performance of the routing topologies. Simulation results of insertion loss, return loss, and crosstalk performance are compared to demonstrate the impact of the different breakout routing schemes. PCB Breakout Routing for High-Density Serial Channel Designs Beyond 10 Gbps AN-651-1.0 Application Note Altera Stratix V FPGAs offer up to 66 transceiver channels per device for fast data rates to meet increasing system bandwidth demands. As a result of the high transceiver count, board designers may find it difficult to route all the channels while keeping control of the board cost. This application note compares……
版权说明:本资料由用户提供并上传,仅用于学习交流;若内容存在侵权,请进行举报,或 联系我们 删除。
PARTNER CONTENT
相关评论 (下载后评价送E币 我要评论)
没有更多评论了
  • 可能感兴趣
  • 关注本资料的网友还下载了
  • 技术白皮书